files/journal/2022-09-02_11-59-20-000000_418.png

Asian Journal of Information Technology

ISSN: Online 1993-5994
ISSN: Print 1682-3915
102
Views
1
Downloads

An Efficient 1-Bit Full Subtractor Circuit Using Hybrid CMOS Logic

O. Vignesh and H. Mangalam
Page: 2948-2953 | Received 21 Sep 2022, Published online: 21 Sep 2022

Full Text Reference XML File PDF File

Abstract

The 1-bit full subtractor circuit plays the vital role in the design of arithmetic circuits. Full adder also acts as full subtractor when, we change all the inputs to complemented but here, we created a new low power single bit 8T full subtractor circuit where the only subtractor is needed. There are three parts used to design the full subtractor. That are passtransistor logic, 2T multiplexer and 3T XOR. It is a hardware efficient full subtractor circuit with a minimum number of MOS transistor counts that reduces the cruel problem of power. It also naturally reduces the delay of the overall circuit. The expexted simulation result of the proposed circuit has less power, the small size of chip area and high speed compared to 14, 15 and 16T full subtractor. The simulation result has been taken from Microwind 3.5 EDA tool on BSIM4 (advanced) 65nm technology at 0.7v supply voltage.


How to cite this article:

O. Vignesh and H. Mangalam. An Efficient 1-Bit Full Subtractor Circuit Using Hybrid CMOS Logic.
DOI: https://doi.org/10.36478/ajit.2016.2948.2953
URL: https://www.makhillpublications.co/view-article/1682-3915/ajit.2016.2948.2953