TY - JOUR T1 - FPGA Implementation of Area Efficient and High Throughput 2D DTCWT Architecture with Pipelined Scheme AU - , Venkateshappa AU - Cyril Prasanna Raj, P. JO - Asian Journal of Information Technology VL - 16 IS - 6 SP - 511 EP - 520 PY - 2017 DA - 2001/08/19 SN - 1682-3915 DO - ajit.2017.511.520 UR - https://makhillpublications.co/view-article.php?doi=ajit.2017.511.520 KW - Image compression KW -DTCWT KW -SPIHT KW -DWT KW -companding KW -FPGA AB - Dual Tree Complex Discrete Wavelet Transform (DTCWT) decomposes input image into approximation and six detail sub-bands using row and column processing filter banks. Each filter comprising of 10 coefficients requires multipliers and adders that are twice larger than that of discrete wavelet transform computation. In this study, the computation complexity in DTCWT computation is reduced by considering the redundancy in filter coefficients. A multiplexer-demultiplexer based logic is designed to reduce the number of filters by 75%, a pipeline architecture is designed to reduce the number multipliers by 60% as compared with conventional DTCWT architecture. The designed architecture implemented on FPGA and the design operates at frequency of >200 MHz. ER -