Journal of Engineering and Applied Sciences 13 (6): 1479-1486, 2018 ISSN: 1816-949X © Medwell Journals, 2018 # Design and Implementation of a Low-Voltage Four Selectable Fractional-Order Differentiator in a 0.35 µm CMOS Technology <sup>1</sup>Alexander C. Abad, <sup>1</sup>Geoffrey L. Abulencia, <sup>1</sup>Roderick Yap and <sup>2</sup>Emmanuel A. Gonzalez <sup>1</sup>Department of Electronics Engineering, Gokongwei College of Engineering, De La Salle University, 2401 Taft Ave., 1004 Malate Manila, Manila, Philippines <sup>2</sup>Department of Existing Installation, Jardine Schindler Elevator Corporation, 8/F Pacific Star Building, Sen. Gil Puyat Ave. cor. Makati Ave., 1209 Makati City, Philippines **Abstract:** This study focused on the design and implementation of a four selectable Fractional-Order (0.2, 0.4, 0.6 and 0.8) Differentiator (FOD) in a 0.35 µm CMOS technology operated at 1.5 V supply. In comparison with previous research that use discrete components and generic microcontroller to switch an FOD from one order to the next, this design of a selectable FOD was realized in an analog microelectronics scale. The dimension of the Integrated Circuit (IC) layout was further reduced by employing reusability of capacitors and resistors. The whole chip layout of the design, excluding input/output pads has a dimension of 8.10×6.30 mm or equivalent to a final area of 51.03 mm². The four possible orders of an FOD were characterized in terms of its magnitude and phase response in the working bandwidth from 10-1 kHz. Characterization was made using SPICE simulation tool and IC layout editor software. **Key words:** Constant phase element, resistor-capacitor ladder, selectable fractional-order differentiator, characterization, implementation, microcontroller #### INTRODUCTION Since, the first research on system modeling a few centuries ago, a lot of dynamical systems are described as Integer Order (IO) systems. However, several researches in many different areas (Khanra et al., 2008; Gonzalez et al., 2013; Benchellal et al., 2006; Dalir and Bashour, 2010) have proven otherwise. The real world is more aptly described as Fractional Order (FO) in nature, thus, it should be characterized by dynamic systems of non-integer order. As for example, description of the voltage-current relation of a semiinfinite lossy transmission line (Wang, 1987) or diffusion of heat through a semi-infinite solid (Podlubny, 1998) are more accurately modeled when represented as a fractional order system. The field of fractional calculus was first developed by mathematicians in the middle of the ninetieth century. But the idea of fractional calculus has already been established, since, the classical calculus with the first reference being associated with Leibniz and hospital in 1695 where half-order derivative was mentioned (Petras, 2011). Though existed for more than 300 years, the idea of fractional calculus has remained quite a strange topic because of the higher complexity it exhibits and the absence of solution methods for fractional differential equation. Not until major advancements have been made in this area in the last three decades where mathematicians like Euler, Lagrange, Laplace. **Constant Phase Element (CPE):** According to Valsa *et al.* (2011), an ideal CPE has impedance defined as: $$Z(s) = Ds^{\alpha} \tag{1}$$ And for $s = i\omega$ : $$Z(j\omega) = D\omega^{\alpha} (\cos \varphi + j\sin \varphi)$$ (2) where $\phi=(90*\alpha)$ in degrees. The characteristics of the impedance is primarily dependent on the value of $\alpha$ . There are three classical groups that the impedance may be categorized. If $\alpha=+1$ , it is an inductive reactance, if $\alpha=-1$ , it represents a capacitive reactance and it is a real resistance or conductance if $\alpha=0$ . However, these categories were further extended as researchers found it necessary to have an order other than 0 and $\pm 1$ for a more accurate modeling of a dynamical system. Since then, fractors are introduced. Fractors can either be a fractional capacitor or a fractional inductor still depending on the value of $\alpha$ (Gonzales, 2013; Gonzalez *et al.*, 2014). If $0<\alpha<1$ , it corresponds to a fractal inductor and if $-1<\alpha<0$ , a fractal capacitor. The modulus of the impedance depends on frequency according to the magnitude of " (Gonzales, 2013). Its value in decibels varies Lacroix and Fourier dabbled with it following hospital's and Leibniz's first inquisition (Loverro, 2004). Since then, it has gained attentions in many engineering applications such as electrical network as FO impedance (Haba *et al.*, 2008), automatic control theory as FO controller (Podlubny *et al.*, 2002) and signal processing as FO filter (Ferdi, 2011). #### MATERIALS AND METHODS **Fractional-order differentiator:**A Fractional-Order Differentiator (FOD) is basically a modification of a basic differentiator. The FOD can be built and designed on the principle clearly visible as shown in Fig. 1. Apparently, it is almost the same with a basic differentiator except for an input element being replaced by a Constant Phase Element (CPE). Along with the resistance RF, CPE defines the order of the FOD (Dorcak *et al.*, 2012) with the expression 20\*" dB/decade and in correspondence with the sign of ", the modulus increases or decreases. Furthermore, argument of the impedance is constant at the expression (90\*")° and frequency independent. RC ladder network for CPE realization: Constant phase element can be electronically realized by having an infinite parallel combination of series RC network (Podlubny *et al.*, 2002). This realization is practically impossible to achieve due to the infinite number of components needed. An improved version of CPE was introduced by Gonzales (2013). The optimization reduced the complexity of the model and at the same time preserves the required good qualities of a CPE. The problem was resolved by truncating the network to form finite number of ladder branches and substituting two single components (C<sub>p</sub> and R<sub>p</sub>) at both ends of the truncated network as shown in Fig. 2. The succeeding discussions of the RC ladder computation in this study are based by Gonzalez *et al.* (2014). However for this study, the cited procedure was further simplified and reduced to come up with a more general and flexible way in designing and realizing constant phase element. Generally, the conceptual design starts with the identification of 4 initial values namely the ripple factor $\hat{\mathbf{l}}$ n order of the differentiation ", number of RC ladder branches m and initial value of $\mathbf{R}_1$ . Given that the ladder is only an approximation of an ideal CPE network, it is therefore, inevitable at a certain range of frequency for ripple to exist. The allowable phase ripple and variable ab is related as: $$\Delta \varphi = \frac{0.24}{ab} - 1 \tag{3}$$ Fig. 1: Fractional-order differentiator circuit Fig. 2: Improved RC ladder with R<sub>p</sub> and C<sub>p</sub> Also, the order of differentiation " can be linked with variable ab in Eq. 4: $$\alpha = \frac{\log \alpha}{\log (ab)} \tag{4}$$ The computed variables a and b will be used to determine the values of the RC ladder branches (m parallel sections) by using Eq. 5 and 6: $$R_{K} = R_{1} a^{k-1} (5)$$ And: $$C_{k} = \frac{b^{k-1}}{100 R_{1}} \tag{6}$$ The resistive side of the ladder can be represented by a single resistor: $$R_{p} = R_{1} \frac{1-a}{a} \tag{7}$$ while the capacitive side can be represented by a single capacitor: $$C_{p} = \frac{b^{m}}{100 R_{1}(1-b)}$$ (8) Table 1 presents the summarized comparison of the original computation based by Gonzalez *et al.* (2014) and optimized RC ladder branch values computation developed and presented by Abulencia and Abad (2015) was adopted in this study. The major difference in the optimized method relative to the steps in the original (Gonzalez *et al.*, 2014) is that there is no recalibration necessary at the end of the computation. This idea makes the designing of constant phase element more general Table 1: Comparison of the original and optimized RC ladder branch values computation | computation | | | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | Steps | Original computation<br>(Gonzalez et al., 2013) | Optimized computation | | Initial values needed | Phase Ripple $(\Delta \phi)$ | Phase Ripple (Δφ) | | | Desired gain (Dr) | Order (a) | | | order (a) | No. of branch (m) | | | No. of branch (m) | Initial R <sub>1</sub> | | | Initial R <sub>1</sub> and C <sub>1</sub> | | | Determination of | $ab \approx 0.24/1 + \Delta \phi$ | $ab \approx 0.24/1 + \Delta \phi$ | | parameters 'a' and 'b' | $\log a = \alpha \log (ab)$ | $\log a = \alpha \log (ab)$ | | Determination of RC | $\mathbf{R}_{\mathbf{k}} = \mathbf{R}_{1} \mathbf{a}^{\mathbf{k} - 1}$ | $R_k = R_1 a^{k-1}$ | | ladder branch values | $C_k = C_1 b^{k-1}$ | $C_k = b^{k-1}/100R_1$ | | Determination of | $R_p = R_1 1 - a/a$ | $R_p = R_1 1 - a/a$ | | 'R <sub>p</sub> ' and 'C <sub>p</sub> ' | $C_p = C_1 b^m / 1 - b$ | $C_p = C_1 b^m / 100 R_1 (1-b)$ | | Approx. min. and | $\omega_{\text{max}} \approx \omega_{\text{min}}/(ab)^{\text{m}}$ | $\omega_{\text{max}} \approx \omega_{\text{min}}/(ab)^{\text{m}}$ | | max. frequencies of operation | $\omega_{\mathrm{av}} = \sqrt{\omega_{\mathrm{max}}\omega_{\mathrm{min}}}$ | $\omega_{\!\scriptscriptstyle av} = \sqrt{\omega_{\!\scriptscriptstyle max}\omega_{\!\scriptscriptstyle min}}$ | | Recalibration of the | $Y(j\omega) = 1/R_p + j\omega C_p,$ | No recalibration needed | | resistor and capacitor | $\begin{aligned} &+ \sum_{k=1}^{m} \frac{j\omega C_{k}}{1 + j\omega R_{k} C_{k}} \\ &D = \frac{1}{\mid Y\left(j\omega_{\alpha y}\right) \mid \omega_{\alpha y}^{\alpha} \mid} \end{aligned}$ | | | values | | | Table 2: List of all resistor and capacitor values for the four fractional order | | uniterentiation | | | | |--------------------|-----------------|------------|------------|-----------| | Order | 0.20 | 0.40 | 0.60 | 0.80 | | $R_1(\Omega)$ | 200000.00 | 200000.00 | 200000.00 | 200000.00 | | $R_2(\Omega)$ | 144955.93 | 105061.11 | 76146.16 | 55189.19 | | $R_3(\Omega)$ | 105061.11 | 55189.19 | 28991.19 | 15229.23 | | $R_4(\Omega)$ | 76146.16 | 28991.19 | 11037.84 | 4202.44 | | $R_5(\Omega)$ | 55189.19 | 15229.23 | 4202.44 | 1159.65 | | $R_p(\Omega)$ | 75945.93 | 180730.79 | 325305.56 | 524779.66 | | C <sub>1</sub> (F) | 5.0000E-08 | 5.0000E-08 | 5.0000E-08 | 5.0000 | | C <sub>2</sub> (F) | 1.3797E-08 | 1.9037E-08 | 2.6265E-08 | 3.6239 | | C <sub>3</sub> (F) | 3.8073E-09 | 7.2478E-09 | 1.3797E-08 | 2.6265 | | C <sub>4</sub> (F) | 1.0506E-09 | 2.7595E-09 | 7.2478E-09 | 1.9037 | | C <sub>5</sub> (F) | 2.8991E-10 | 1.0506E-09 | 3.8073E-09 | 1.3797 | | $C_{p}(F)$ | 1.1049E-10 | 6.4592E-10 | 4.2132E-09 | 3.6335 | and flexible as this allows having common values of $R_1$ and $C_1$ for different fractional orders as shown in Table 2. It can also be observed from Table 2 that as the order of an FOD increases, the resistor values needed in the RC ladder branches decreases contrary though to $R_{\rm p}$ which behaves otherwise and to $R_{\rm l}$ which is common to all orders. On the other side as the order of an FOD increases, capacitor values also increases for all RC ladder branches excluding to the Common $C_{\rm l}$ . Such RC ladder characteristics make employing reusability of resistors and capacitors much simpler in switching from one order to the next. **Conceptual design:** A variable Fractional-Order Differentiator (FOD) as the name implies can be tuned to a certain differentiator depending on the acquired order $\alpha$ from the user. According to 15, a certain differentiator is composed of different set of Constant Phase Element Fig. 3: Schematic overview of a selectable FOD for CPE and $R_{\scriptscriptstyle F}$ paths (CPE) and Feedback Resistor (RF) circuit corresponding to the selected order. For instance, the fractional order $\alpha = 0.20$ requires a CPE (0.20) and RF (0.20) and likewise an order $\alpha = 0.80$ needs a CPE (0.80) and RF (0.80) to perform their corresponding differentiation. The selector module is basically a circuit switch that connects or breaks the flow of current to sub-circuit/s in the system. Due to the fact that the selected order necessitates the change of RC ladder network and feedback resistor, there will be two sets of selector module circuits for both the arm (pins A and B) and feedback (pins X and Y) paths of the operational amplifier shown in Fig. 3. **Optimization of CPE by employing reusability of resistor and capacitor:** In this study, aside from having the value of C<sub>1</sub> and R<sub>1</sub> common to all four orders considered, reusing of capacitors and resistors has also been a major factor to attain a comparably smaller physical layout. In essence, reusing of capacitors and resistors simply means the utilization of some values of capacitors/resistors to two or more FOD in switching from one order to the next. It is very known that resistors connected in series will add up like wise while capacitors connected in parallel. Those are the basic theorems that were used to employ resistor and capacitor reusability. Considering for instance two orders 0.20 and 0.40, the value of $R_p\text{-}D_0$ which is 75945.93 $\Omega$ (Table 3) used in FOD (0.20) could be totally used again for FOD (0.40). By connecting $R_p\text{-}D_1$ which 104,784.86 $\Omega$ in series to the reused $R_p\text{-}D_0$ , the necessary $R_p=180.730.79$ $\Omega$ (Table 2) could be generated. The switching for the remaining branches $(R_2\text{-}R_5)$ is somewhat similar. The only difference is that it is in a reverse manner due to the inverse relationship of the resistor values to the order of differentiation. For the capacitor values, the value of $C_2\text{-}D_0$ equivalent to 13.797 nF (Table 3) used in FOD (0.20) could be reused for FOD (0.40). Thus, instead of using a total of $C_2$ = 19.037 nF for FOD (0.40), a parallel capacitor $C_2\text{-}D_1$ Table 3: Resistance and capacitance difference for actual CPE array | Variables | $D_{O}$ | $D_1$ | $D_2$ | $D_3$ | |----------------|---------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------| | $\mathbf{R}_1$ | $R_1(0.80)\ 200000.00\Omega$ | $R_1(0.60)$ - $R_1(0.80)$ 0.00 $\Omega$ | $R_1(0.40)$ - $R_1(0.60)$ 0.00 $\Omega$ | $R_1(0.20)$ - $R_1(0.40)$ 0.00 $\Omega$ | | $R_2$ | $R_2(0.80)$ 55189.19 $\Omega$ | $R_2(0.60)$ - $R_2(0.80)$ 20956.97 $\Omega$ | $R_2(0.40)$ - $R_2(0.40)$ 28914.95 $\Omega$ | $R_2(0.20)$ - $R_2(0.40)$ 39894.82 $\Omega$ | | $\mathbb{R}_3$ | $R_3(0.80)$ 55229.23 $\Omega$ | $R_3(0.60)$ - $R_3(0.80)$ 13761.96 $\Omega$ | $R_3(0.40)$ - $R_3(0.60)$ 26198.00 $\Omega$ | $R_2(0.20)$ - $R_2(0.40)$ 49871.93 $\Omega$ | | $R_4$ | $R_4(0.80)$ 4202.44 $\Omega$ | $R_4(0.60)$ - $R_4(0.80)$ 6835.39 $\Omega$ | $R_4(0.40)$ - $R_4(0.60)$ 17953.35 $\Omega$ | $R_4(0.20)$ - $R_4(0.40)$ 47154.97 $\Omega$ | | $\mathbf{R}_5$ | $R_5(0.80)$ 1159.65 $\Omega$ | $R_5(0.60)$ - $R_5(0.80)$ 3042.80 $\Omega$ | $R_5(0.40)$ - $R_5(0.60)$ 11026.79 $\Omega$ | $R_5(0.20)$ - $R_5(0.40)$ 39959.95 $\Omega$ | | $R_p$ | $R_p(0.20)$ 75945.93 $\Omega$ | $R_p(0.40)$ - $R_p(0.20)$ 104784.86 $\Omega$ | $R_p(0.60)$ - $R_p(0.40)$ 144574.77 $\Omega$ | $R_p(0.80)-R_p(0.60)$ 199474.10 $\Omega$ | | $C_1$ | C <sub>1</sub> (0.20) 50.00 nF | $C_1(0.40)$ - $C_1(0.20)$ 0.00 nF | $C_1(0.60)$ - $C_1(0.40)$ 0.00 nF | $C_1(0.80)$ - $C_1(0.60)$ 0.00 nF | | $C_2$ | C <sub>2</sub> (0.20) 13.797 nF | C <sub>2</sub> (0.40)-C <sub>2</sub> (0.20) 5.2392 nF | $C_2(0.60)$ - $C_2(0.40)$ 7.2287 nF | $C_2(0.80)$ - $C_2(0.60)$ 9.9737 nF | | $C_3$ | C <sub>3</sub> (0.20) 3.8073 nF | C <sub>3</sub> (0.40)-C <sub>3</sub> (0.20) 3.4405 nF | C <sub>3</sub> (0.60)-C <sub>3</sub> (0.40) 6.5495 nF | C <sub>3</sub> (0.60)-C <sub>3</sub> (0.60) 12.468 nF | | $C_4$ | C <sub>4</sub> (0.20) 1.0506 nF | C <sub>4</sub> (0.40)-C <sub>4</sub> (0.20) 1.7088 nF | C <sub>4</sub> (0.60)-C <sub>4</sub> (0.40) 4.4883 nF | C <sub>4</sub> (0.60)-C <sub>4</sub> (0.60) 11.789 nF | | $C_5$ | C <sub>5</sub> (0.20) 289.91 pF | C <sub>5</sub> (0.40)-C <sub>5</sub> (0.20) 760.70 pF | C <sub>5</sub> (0.60)-C <sub>5</sub> (0.40) 2.7567 pF | C <sub>5</sub> (0.60)-C <sub>5</sub> (0.60) 9.9900 pF | | $C_p$ | $C_p(0.20)$ | $C_p(0.40)$ - $C_p(0.20)$ | $C_p(0.60)-C_p(0.40)$ | $C_p(0.60)-C_p(0.60)$ | Table 4: Summation of resistance and capacitance differences | Orders | 0.20 | 0.40 | 0.60 | 0.80 | |----------------|-----------------------------------------|------------------------------|-----------------------------------------|-------------------------------| | | | | | | | $\mathbf{R}_1$ | $R_1(D_0)$ | $R_1(D_0)$ | $R_1(D_0)$ | $R_1$ (D <sub>0</sub> ) | | $\mathbb{R}_2$ | $\sum (R_2 (D_0):R_2 (D_3))$ | $\sum (R_2 (D_0):R_2 (D_2))$ | $\sum (R_2 (D_0):R_2 (D_1))$ | $R_2(D_0)$ | | $\mathbb{R}_3$ | $\sum (R_3 (D_0):R_3 (D_3))$ | $\sum (R_3 (D_0):R_3 (D_2))$ | $\sum (R_3 (D_0):R_3 (D_1))$ | $R_3(D_0)$ | | $R_4$ | $\sum (R_4 (D_0):R_4 (D_3))$ | $\sum (R_4 (D_0):R_4 (D_2))$ | $\sum (R_4 (D_0):R_4 (D_1))$ | $R_4(D_0)$ | | $R_5$ | $\overline{\sum} (R_5 (D_0):R_5 (D_3))$ | $\sum (R_5 (D_0):R_5 (D_2))$ | $\overline{\sum} (R_5 (D_0):R_5 (D_1))$ | $R_5(D_0)$ | | $R_p$ | $\overline{R}_{p}(D_{0})$ | $\sum (R_p(D_0):R_p(D_1))$ | $\sum (R_p(D_0):R_p(D_2))$ | $\sum (R_p (D_0): R_p (D_3))$ | | $C_1$ | $C_1(D_0)$ | $C_1$ $(D_0)$ | $C_1(D_0)$ | $C_1$ ( $D_0$ ) | | $C_2$ | $C_2(D_0)$ | $\sum (C_2(D_0):C_2(D_1))$ | $\sum (C_2(D_0):C_2(D_2))$ | $\sum (C_2(D_0):C_2(D_3))$ | | $C_3$ | $C_3(D_0)$ | $\sum (C_3 (D_0):C_3 (D_1))$ | $\sum (C_3 (D_0):C_3 (D_2))$ | $\sum (C_3 (D_0):C_3 (D_3))$ | | $C_4$ | $C_4(D_0)$ | $\sum (C_4 (D_0):C_4 (D_1))$ | $\sum (C_4 (D_0):C_4 (D_2))$ | $\sum (C_4 (D_0):C_4 (D_3))$ | | $C_5$ | $C_5(D_0)$ | $\sum (C_5 (D_0):C_5 (D_1))$ | $\sum (C_5 (D_0):C_5 (D_2))$ | $\sum (C_5 (D_0):C_5 (D_3))$ | | Cp | $C_p(D_0)$ | $\sum (C_p(D_0):C_p(D_1))$ | $\sum (C_p (D_0): C_p (D_2))$ | $\sum (C_p (D_0): C_p (D_3))$ | equivalent to 5.2392 nF is switched to add up with the reused $C_2$ - $D_0$ . The capacitor switching is quite more complex though compared to the resistors as it requires sets of OR gates for it to be realized. Same applies with the remaining branches ( $C_3$ - $C_5$ and $C_0$ ). In general, this scheme could be extended for a higher number of differentiation orders taken into consideration. Table 3 summarizes all the values of resistors and capacitors required after employing reusability for a selectable four fractional orders. Table 4 summarizes the summation of resistance and capacitance differences needed for every order. Figure 4 shows the top level schematic of a selectable fractional order differentiator. Apparently, reusability requires quite a lot of transmission gate in its realization. This is on the other hand not a problem considering that the layout implementation of a transmission gate is extensively much smaller compared to capacitor. In this study, aside from having the value of $C_1$ and $R_1$ common to all four orders considered, reusing of capacitors and resistors has also been a major factor to attain a comparably smaller physical layout. In essence, reusing of capacitors and resistors simply means the utilization of some values of capacitors/resistors to two or more FOD in switching from one order to the next. **Feedback resistor consideration:** The ideal magnitude of an FOD is 0 dB at $\omega = 1$ rad/sec. However, since, the ladder may not perform well at $\omega = 1$ rad/sec, it is more Table 5: Corresponding magnitude gain for four fractional orders in the frequencies (dB): 10, 100 Hz and 1 kHz | | requerieres (dD). 10, 100 112 | and ranz | | |--------|-------------------------------|----------|-------| | Orders | 10 Hz | 100 Hz | 1 kHz | | 0.20 | 7.190 | 11.19 | 15.19 | | 0.40 | 14.39 | 22.39 | 30.39 | | 0.60 | 21.58 | 33.58 | 45.58 | | 0.80 | 28.77 | 44.77 | 60.77 | practical to calibrate the FOD circuit at the average frequency (Gonzalez *et al.*, 2014). The average frequency $\omega_{av}$ can be computed using the equation shown in Table 2. For instance, if the order of choice is 0.20, the average frequency is around 5590.2 rad sec or equivalent to 890 Hz. Since, the nearest decade point is at 1 kHz, the magnitude of the gain should be at $|G(j\omega)| \omega = 2\pi (1000) = \omega^{0.2} |\omega = 2\pi (1000) = 5.7496$ which is around 15.19 dB. Table 5 summarizes the corresponding magnitude gain for four orders in the frequency band of interest (10, 100 Hz and 1 kHz). The value of the feedback resistor $R_{\rm F}$ must be chosen to meet the required magnitude gain. Considering the FOD with an order 0.40 as an example, the feedback resistor is identified to research at approximately 600 k $\Omega$ . In the IC layout point of view, this occupies large area. Thus for this study, $R_{\rm F}$ value was reduced to one-third of the original value but the post-cascaded inverting amplifier should have a gain three times larger relative to its original value in order to cancel the reduction in the $R_{\rm F}$ value. The final value of the feedback resistors is as follows, order 0.2, $R_F$ = 51 k $\Omega$ , order 0.4, $R_F$ = 206 k $\Omega$ , order 0.6, $R_F$ = 531 k $\Omega$ and order 0.8, $R_F$ = 804 k $\Omega$ . Fig. 4: Top level schematic of a selectable FOD ### RESULTS AND DISCUSSION Complementary Metal Oxide Semiconductor (CMOS) analog realization of a selectable FOD: This study focused on the realization of a selectable (FOD) implemented on a single Integrated Circuit (IC) design layout similar to the one presented by Abad et al. Discrete components used in Fig. 4 have been designed and implemented on a microelectronics scale. Tanner Software was used to produce a single chip layout. Layout Versus Schematic (LVS) and Design Rule Check (DRC) were used as layout verification tools. Operational Amplifier (OpAmp) CMOS module: The low voltage op-amp topology (Yap, 2009) shown in Fig. 5 was adopted for this study. The op-amp can research at a voltage supply of 1.5 V which is low compared to the typical 3.3 V for the 0.35 µm technology library. The adopted Op-Amp can be operated either by using unipolar (1.5 V-gnd) or bipolar supply (+/-0.75 V). Computations of transistor sizes were based on (Yap, 2009; Allen and Holberg, 2002). Fig. 5: Op-amp low voltage design Figure 6 presents the layout of the inverting amplifier with its Compensation Capacitor (CC). The op-amp in this design was laid out with a guard ring wrapped around. It prevents noise from entering digital circuits whereas it prevents noise from getting out of it for analog (Atendido et al., 2014). Fig. 6: Layout of a low-voltage op-amp with guard rings Fig. 7: Top-level layout of a selectable FOD CMOS layout view of a selectable FOD: Figure 7 shows the whole chip layout of the design of a selectable FOD with 4 possible orders. It has a dimension of 8.10×6.30 mm or equivalent to a final area of 51.03 mm<sup>2</sup>. NMOS capacitor of the constant phase element occupies almost 95% of the overall design area. Only 5% of the area is occupied by the inverting OP AMP, set of resistors and digital logic gates including AND and OR gates, inverter and transmission gates. Although, the design utilizes 52 switches in expense of employing reusability, this has negligible effect as far as overall layout area is concerned. Figure 8 presents the phase and magnitude response for the differentiation orders 0.20, 0.40, 0.60 and 0.80. The range of operation in which the FOD is applicable is between 10 Hz to around 1 kHz. Yet not all FODs are working for this whole frequency band of interest. Theoretically, the RC ladder can perform the desired constant phase element. However when incorporated in an Op-Amp circuit, the range of frequencies diminishes due to the characteristics and Gain-Bandwidth-Product (GBP) limitation of the op-amp. For higher bandwidth applications, a design of op-amp with higher GBP is necessary. Transient response of the design was also analyzed using a sinusoidal input signal. Figure 9 shows the output signal for an input signal $V_{\rm in}$ = 5 sin (120 $\,$ mt) mV where the frequency was set to 60 Hz.+ Table 6 summarized the transient response in terms of output peak voltage and its corresponding phase shift relative to the input signal. Table 6: Summary of transient response analysis | Order | FOD gain at 60 Hz | Ideal transient response | Simulation transient response | |------------|-------------------|-------------------------------------------------------|-----------------------------------------------------| | FOD (0.20) | 3.28 | $V_{nk} = 16.40 \text{ mV}, \phi = 18.0^{\circ}$ | $V_{pk} = 16.45 \text{ mV}, \ \phi = 17.50^{\circ}$ | | FOD (0.40) | 10.73 | $V_{nk} = 53.65 \text{ mV}, \phi = 36.0^{\circ}$ | $V_{pk} = 53.27 \text{ mV}, \ \phi = 35.30^{\circ}$ | | FOD (0.60) | 35.14 | $V_{pk} = 175.7 \text{ mV}, \phi = 54.0^{\circ}$ | $V_{nk} = 178.33 \text{ mV}, \phi = 52.90^{\circ}$ | | FOD (0.80) | 115.10 | $V_{\rm nk} = 575.5 \text{ mV}, \phi = 72.0^{\circ}$ | $V_{rk} = 521.06 \text{ mV}, \phi = 70.20^{\circ}$ | Fig. 8: a) Phase response for 4 FOD and b) Magnitude response for 4 FOD Fig. 9: Transient response for selectable 4 FODs ## CONCLUSION In this study, a design of a low-voltage selectable Fractional-Order Differentiator (FOD) has been conceptualized and implemented in a 0.35 $\mu m$ CMOS technology. The design was successfully realized in an analog microelectronic scale, thus, relatively smaller. The dimension was further reduced by employing reusability of capacitors and resistors when switching from one order to the next. The final physical layout of the design using L-Edit has a dimension of $8.10\times6.30$ mm or equivalent to only 51.03 mm<sup>2</sup>. This is just almost 50% of the foreseen final area of 108.60 mm<sup>2</sup>, i.e. without employing reusability and far much smaller than a selectable FOD using microcontroller. Some of the orders only operate from 10-100 Hz while others are from 100-1 kHz. This is due to the gain-bandwidth limitation of the op-amp. #### **ACKNOWLEDGEMENTS** The researcher would like to thank the Engineering Research and Development for Technology (ERDT) of the Department of Science and Technology (DOST)- Philippines for funding this research as well as to the De La Salle University-Manila research critics for extending their profound knowledge towards the realization of this study. ## REFERENCES Abulencia, G.L. and A.C. Abad, 2015. Analog realization of a low-voltage two-order selectable fractional-order differentiator in a 0.35 um CMOS technology. Proceedings of the 2015 International Conference on Humanoid, Nanotechnology, Information Technology, Communication and Control, Environment and Management (HNICEM), December 9-12, 2015, IEEE, ISBN: 978-1-5090-0360-0, Manila, Philippines, pp. 1-6. - Allen, P.E. and D.R. Holberg, 2002. CMOS Analog Circuit Design. 1st Edn., Oxford University Press, USA. - Atendido, K., J.D. Co, P.C. Garcia and G. Navarro, 2014. Design and characterization of a phase locked loop using 0.5um technology. BCs Thesis, De La Salle University Manila, Manila, Philippines. - Benchellal, A., F. Benoit-Marand, L. Signac, T. Poinot and J.C. Trigeassou, 2006. Identification of diffusive interfaces using a simplified fractional integrator: Part 1; Linear case. Proceedings of the 32nd Annual Conference on IEEE Industrial Electronics IECON06, November 6-10, 2006, IEEE, France, Europe, ISBN:1-4244-0390-1, pp. 5386-5391. - Dalir, M. and M. Bashour, 2010. Applications of fractional calculus. Appl. Math. Sci., 4: 1021-1032. - Dorcak, L.U., J. Terpak, I. Petras, J. Valsa and E. Gonzalez, 2012. Comparison of the electronic realization of the fractional-order system and its model. Proceedings of the 13th International Conference on Carpathian Control Conference (ICCC), May 28-31, 2012, IEEE, Slovakia, Europe, ISBN: 978-1-4577-1867-0, pp. 119-124. - Ferdi, Y., 2011. Fractional order calculus-based filters for biomedical signal processing. Proceedings of the 1st Middle East Conference on Biomedical Engineering (MECBME), February 21-24, 2011, IEEE, Skikda, Algeria, ISBN:978-1-4244-6998-7, pp. 73-76. - Gonzales, E.A., 2013. Design of robust fractional-order control systems. Ph.D Thesis, De La Salle University Manila, Manila, Philippines. - Gonzalez, E., L. Dorcak, C. Monje, J. Valsa and F. Caluyo et al., 2014. Conceptual design of a selectable fractional-order differentiator for industrial applications. Fractional Calculus Appl. Anal., 17: 697-716. - Gonzalez, E.A., C.A. Monje and L. Dor, 2013. A method for incorporating fractional-order dynamics through pid control system retuning. Intl. J. Pure Appl. Math., 86: 593-605. - Haba, T.C., G.L. Loum, J.T. Zoueu and G. Ablart, 2008. Use of a component with fractional impedance in the realization of an analogical regulator of order. J. Applied Sci., 8: 59-67. - Khanra, M., B. Goswami and K. Biswas, 2008. A comprehensive study on fractional order differentiator and integrator. Proceedings of the XXXII Conference on National Systems NSC, December 17-19, 2008, Jadavpur University, Kolkata, India, pp: 677-683. - Loverro, A., 2004. Fractional calculus: History, definitions and applications for the engineer. Rapport technique, Department of Aerospace and Mechanical Engineering, University of Notre Dame, Notre Dame, Indiana. - Petras, I., 2011. Fractional-Order Nonlinear Systems: Modeling, Analysis and Simulation. Springer, Kosice, Slovak, ISBN: 978-7-04-031534-9, Pages: 218. - Podlubny, I., 1998. Fractional Differential Equations: An Introduction to Fractional Derivatives, Fractional Differential Equations, to Methods of their Solution and Some of their Applications. Vol. 198, Academic Press, Cambridge, Massachusetts, ISBN:0-12-558840-2, Pages: 341. - Podlubny, I., I. Petras, B.M. Vinagre, P. O'leary and L. Dorcak, 2002. Analogue realizations of fractional-order controllers. Nonlinear Dyn., 29: 281-296. - Valsa, J., M. Friedl and P. Dvorak, 2011. Network model of the CPE. Radioengineering, 20: 619-626. - Wang, J.C., 1987. Realizations of generalized Warburg impedance with RC ladder networks and transmission lines. J. Electrochem. Soc., 134: 1915-1920. - Yap, R., 2009. A low voltage dynamic power saving pulse frequency modulated boost converter design for driving a white LED. MS Thesis, Chung Yuan Christian University, Taoyuan City, Taiwan.