ISSN: 1816-949X © Medwell Journals, 2018 # Review on FPGA Implementation of 3D Distributed Arithmetic based DWT Architecture for Image Processing Applications <sup>1</sup>Sukumar Beeda and <sup>2</sup>S. Chandra Mohan Reddy <sup>1</sup>Department of ECE, JNTUA, Anantapuramu, Andhra Pradesh, India <sup>2</sup>Department of ECE, JNTUA, College of Engineering, Pulivendula, Andhra Pradesh, India **Abstract:** Image Processing (IP) is a method to perform some operations in the image for enhancing the clarity or extract the beneficial data from the image. Several methods are already available to enhance the quality of an image. Data transmission of an image is difficult when the size of the image becomes large. So, image compression is introduced the 3 Dimensional Discrete Wavelet Transform (3D DWT). The 3D DWT based image compression is used because of its higher coding efficiency and also better recovery of image. Image compression is used to compress the image size using either lossless or lossy image compression based methods. There are various compression methods available for reducing the image size. This study presented a survey of various methods which exist in the field of IP over FPGA and issues associated with individual methods. Key words: Image processing, 3D-DWT, image compression, FPGA, digital images, methods #### INTRODUCTION An image compression system is used such as Context based Adaptive Variable Length Coding (CALVC) for 3D medical images. This CALVC used with the transform block including the 3D Integer Transform (IT) and DWT. The 3D DWT is used with Haar Wavelet transform (Ahmad et al., 2010a, b). For processing the infinite group of pictures, a lifting based parallel 3D DWT architecture is used. The working clock cycles of 3D DWT are minimized by using the two parallel spatial and temporal DWT modules (Darji et al., 2014). The 3D DWT comprises two types of feature extraction methods such as 3D sub band energy and 3D sub band overlapping cube. These methods are used for the classification of facial hyper spectral imagery and the datasets of feature vector are processed through the k-NN classifier. Distributive Arithmetic (DA) based parallel processor architecture is used in 3D DWT for minimizing the power consumption and storage space of the module. In this DA based 3D DWT module, the tap-merging technique is employed for reducing the size of DA look up tables. Based on the seperability property of the multi-dimensional haar and Daubechies, the DA based 3D DWT module is modified by using a cascade of 3 N-point one dimensional Haar/Daubechies and two transpose memories for a 3-D volume of N×N×N (Hegde and Vaya, 2011; Pandey and Behal, 2015; Ja'afar et al., 2013). About 1-3D based DWT architectures are used for providing the time frequency representation that delivers a multi resolution outlook of the signal and these DWT structures also used for denoising the signal. The 3D DWT is widely used for medical applications because it gives high reconstruction property (Jarrah and Jamali, 2014). Designing of 3D DWT architecture is depends on the lifting scheme algorithm with 9/7 wavelet filters. By using the micro core engines, predict and update stages of lifting scheme are designed to improve the throughput. Lifting based 3D DWT is used without group of pictures restriction (Kumar et al., 2016; Das et al., 2010). Multiple watermarks algorithm such as 3D DWT DFT algorithm and it has no restriction of the amount of watermarks. The sign sequence of 3D DWT DFT algorithm is employed as a feature vector that is utilized to improve the robustness against JPEG compression, Gaussian noise, cropping attacks and median filer (Li et al., 2011). Overlapped grouping of frames is used in 3D DWT and the one level module does not allows a line buffer or frame buffer. The one level 3D DWT accepts only a frame buffer of size O (MN) for reducing the storage space (Mohanty and Meher, 2011). The 3D Haar Wavelet Transform (HWT) is introduced with transpose based computation and DA mechanism is used for image compression on 3D medical images (Muharam and Ahmad, 2014). DA based 3D DWT structures are developed with Daubechies wavelet analysis bank filters dbN with $N=1,\ 2,\ ...,\ 8$ . This architecture gives the higher efficiency in terms of resource utilization. Data transmission and sequence is handled by designing controllers, interfaces and protocols (Rivera-Juarico et al., 2012). Combination of 3D DWT with Set Partitioning In Hierarchical Trees (SPIHT) coding is used for compressing the Magnetic Resonance Imaging (MRI) images. The lifting based wavelet transformation is used in 3D DWT for improving the compression (Vakili and Khalili, 2015). The 3 Dimensional (3D) Haar Wavelet Transform (HWT) with transpose based computation and Dynamic Partial Reconfiguration (DPR) mechanism used in FPGA. This mechanism is used in a 3N-point one dimensional HWT and also in two transpose memories for a 3D volume of N×N×N suitable for 3D imaging applications (Ahmad et al., 2010a, b). A high precision low area lifting based architecture is introduced in the both lossy and lossless 3D multi-level Discrete Wavelet Transform (DWT). This system is improved by sharing the resource among the lossy and lossless models (Biswas et al., 2017). Background of image processing: Image processing is a technique to improve the quality of an image or to obtain some information from the image. In IP the input is an image and the output should be an image or features/characteristics that is related to the image. Image processing developed in the year of 1960's for medical imaging, character recognition, satellite imagery, satellite imagery. After that, this process changed in the 1970's based on the low cost computers and dedicated hardware becomes available. From 1994-2000, the IP inducted in medical applications with faster computers. The 3D DWT is used in IP for reducing the hardware requirement and computation time and also it gives better quality of the image. The 3D DWT based IP generally includes 5 processes such as image display and printing, image editing and manipulation, image enhancement, feature detection and image compression. Why FPGA in image processing?: The FPGA has the capability to perform in parallel input and output that allows to perform the operation of read and write simultaneously. FPGA gives flexibility to reprogram and also improvement of new standards. The FPGA solutions grow quickly with no risk of undesirability by upgrading the FPGA in easy manner. Some convolution masks as the constant coefficient multiplier is implemented very efficiently by Look Up Table (LUT) based architecture. Redundant operations avoided when the FPGA resources have more operations like loop fusion and loop unrolling. FPGA has more computational speed over conventional general-purpose hardware (Mittal *et al.*, 2008). #### MATERIALS AND METHODS The 3D DWT architecture: The 3D discrete wavelet transform is performed by designing the flexible hardware architecture (Muniraj, 2016). Distributive Arithmetic (DA) algorithm is used in this 3D DWT. This DA algorithm has the capacity to perform the progressive computations by decreasing the buffering among the decomposition levels. The 3D DWT is computed by processing a group of frames of size $8\times8\times8$ with the DA algorithm. This $8\times8\times8$ is processed in the first level of 3D DWT and second level processes the $4\times4\times4$ size (LLL) component. Furthermore, this data's are decomposed into eight sub bands in the size of $2\times2\times2$ . The decomposition level of 3D DWT is shown in Fig. 1. By applying three separate one dimensional transforms through the coordinate axis of image, the 3D DWT is being processed. The 3D data's are usually organized in the frame by frame manner. In that data's, the single frame has again rows and columns as like 2D case such as x and y direction often represented as spatial coordinates. Additionally, theses data's have one more dimension such as z axis which has time co-ordination for respective data. The order of the filtering does not matter in 2D decompositions. In the next decomposition step, only the approximation data of three 1D filtering along y, x and z-axis, one decomposition step results in 8 frequency sub bands and frame by frame 2D filtering being processed. DWT processor is build the 1D DWT modules, that comprises of low pass and high pass filters. These filter has to perform a convolution of filter coefficients and input pixels. After performing a one-level of 3D discrete wavelet transform, the volume of frame data is decomposed into HHH, HHL, HLH, HLL, LHH, LHL, LLH and LLL signals and it is shown in Fig. 2. The filtered results down sampling is represented as "12" that can be decomposed into smaller data along multi-level image decomposition processes. In Fig. 2, the H-pass and Fig. 1: Block diagram for 3D 1 level DWT decomposition Fig. 2: Structure of one level 3D-DWT Fig. 3: Two level 3D decomposition L- pass represents the high pass and low pass filters, respectively and also, Fig. 2 shows the two level decomposition of group of frames using 3D DWT. In first level, first set of frames of size 8×8×8 is decomposed into eight sub bands 4×4×4 and in second level the LLL component is decomposed into eight sub bands of size 2×2×2. The two level 3D decomposition is shown in Fig. 3. # RESULTS AND DISCUSSION **Image compression on FPGA:** Image compression over 3D DWT is a method for decreasing the amount of data used to represent the digital image. This image compression is applied when the amount of data related to the visual information becomes large and it is used for the compact representation of an image storage or transmission is possible. **Principles behind compression:** The amount of bits required to denote the information of an image is decreased by neglecting the redundancy that is present in the desired image. The redundancies are classified into three types such as spatial, spectral and temporal redundancies. **Spatial redundancy:** Spatial redundancy happened due to the correlation or dependency among neighboring pixel values. **Spectral redundancy:** Spectral redundancy created based on the correlation among various color planes or spectral bands **Temporal redundancy:** Due to the correlation between frames of images, the temporal redundancy exists in the image processing. **Types of image compression:** Image compression is broadly classified into two types such as lossless and lossy image compression. The better quality of the image is given only by lossless compression because high ratio compression in lossy compression methods and the decompressed image of lossy compression is not similar to the original image. So, only the lossless compression techniques are explained in this review. Lossless image compression: Lossless image compression is a technique that retrieves the original image from the compressed image. It is used for minimizing the redundancy which is present in the image. This kind of compression is mainly used in medical imaging where the clarity of the image does not degrade due to the compression. The following compression techniques are going under the lossless compression such as run length coding, Huffman coding, LZW coding and area coding. Here, some of the methods are explained. Here, some of the lossless compression techniques are explained (Prakash and Gurumurthy, 2012). **Run length coding:** String type of data are coded by the RLE method and the compression of RLE is functioned by counting the amount of adjacent pixels with the same gray-level value. The coefficients are encoded as a run length using the RLE in the quantized block. The amount of the count called as the run length. After that, the run length is coded and then loaded. The amount of pixels decides the amount of bits coded in the RLE. The block diagram and the internal architecture of run length encoding is given in Fig. 4a-c. Additionally, the data are compressed by defining many of the coefficients into zero. If there are no more non-zero coefficients, the coding is terminated by the end-of block. Input of the run length decoding is in the form of run/value combination. Consequently, the input is divided into run and value parts. Run represents the amount of zeroes present to output before sending out the non-zero level value in the run/value combination. Finally, the image which is encoded in the run length encoder is retrieved by run length decoder is given in Fig. 4b. **Huffman coding:** Huffman coding produce the code as close as possible to the minimum bound and to the #### J. Eng. Applied Sci., 13 (21): 9177-9183, 2018 Fig. 4: a) Run length encoder; b) Run length encoder and c) Run length encoder internal architecture Fig. 5: a) Huffman encoder, b) Huffman encoder and c) Huffman encoder internal architecture entropy. The occurrence probability decides the code values of Huffman encoding. Long code words and short code words are allotted to less and high probable value, respectively. Run/value combination pairing decide by Huffman coding which generated in decreasing probability. Correspondingly, the highest probability and less probability of run/value combination is given at the top and bottom of Huffman encoder. From that probability values, two least values are first paired and then added to generate the new probability value. Formation of new probability list is made by one entry as the previously added pair as well as the least run/value combinations in the new list is paired. This procedure sustains until the entire values become only one probability value. In each element the values 0 and 1 are arbitrarily allocated in each of the lists. The Look UP Table (LUT) is used for performing the Huffman encoding and the LUT is formed by the different run/value combination. The design of the Huffman encoder is simple and it requires less power consumption. The block diagram and internal architecture of the Huffman encoder is shown in Fig. 5c. The internal architecture of the huffman encoder is identical to the Huffman decoder as well as the Huffman decoder uses the VLC Huffman coding table which is used by the Huffman encoder. Huffman decoding the next coming input when the corresponding run/value combination is discovered and it is delivered to the output. Huffman decoder design is shown in the Fig. 5b. The results of this method carried in variable length coding. The compression ratio of Huffman coding is in the range of 10-50%. Major issues in 3D image processing over 3D DWT: The major issues present in the image processing over FPGA as listed below (Table 1). **Hardware complexity:** The system becomes unreliable, when it includes a more number of hardware components. Because the presence of hardware components consumes more space. Table 1: Merits and demerits of the respective methods | | deficites of the respective methods | Hardware | Clock | Hardwar | e | | |-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------|---------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Researchers | Title | resources | frequency | used | Advantage | Disadvantage | | Papadhopulli and<br>Cico (2013) | Implementation in FPGA of<br>3D discrete wavelet<br>transform for imaging<br>Noise removal | Slices: 422<br>Flip Flops (FFs)<br>LUTs: 907 | - | FPGA | Less hardware resources are required | Difficult to perfect reconstruction and alias cancellation | | Mohanty and<br>Meher (2011) | Memory-efficient architecture<br>for 3-D DWT using overlapped<br>grouping of frames | Slices: 13662<br>FFs:<br>LUTs | 40<br>Mhz | FPGA | Due to its less memory<br>complexity,less dynamic<br>power dissipated | High hardware resources are required, due to its adder complexity. | | Darji <i>et al.</i><br>(2014) | Hardware efficient VLSI<br>Architecture for 3-D Discrete<br>Wavelet transform | Slices: 2490FFs<br>LUTs: | 91.87<br>MHz | FPGA | High throughput | Slight increase in area | | Kumar <i>et al</i> .<br>(2016) | Pipeline and parallel processor<br>architecture for fast computation<br>of 3D-DWT using modified<br>lifting scheme | Slices: 49645<br>FFs: LUTs | 373<br>MHz | FPGA | Low power consumption | Computation time is increased. | | Venkateshappa<br>et al. (2016) | An efficient VLSI architecture of<br>1D/2D and 3D for DWT based<br>image compression and<br>decompression using a lifting schem | Slices: 244 LUT<br>and FF pair:1749 | 254.58<br>Mhz | FPGA | High compression ratio in image compressing | High hardware resources are required | | Vijayakumar and<br>Ramachandran<br>(2013) | FPGA approach for lossless<br>compression of medical images<br>using three-dimensional<br>wavelet transform | Slices: FFs:<br>LUTs: | - | FPGA | Less MSE and also color<br>image compression is<br>achieved | Storage and processing of data requires more cost | | Roopa et al. (2016) | Design of enhanced 3D-Dwt for image transformation | Slices: FFs:<br>LUTs: | - | FPGA | Less hardware cost | Processing time of the desired system is more. | | Huang et al. (2011) | High-performance FPGA implementation of discrete wavelet transform for image processing | Slices: FFs:<br>LUTs: | 389.71<br>MHz in<br>db8 wavele<br>(1D DWT) | | Compatibility in different wavelet types and maximum clock frequency. | More resources are occupied<br>when the DWT has arbitrary<br>wavelet with 16 orders | | Chandrasekhar and<br>Reddy (2012) | FPGA implementation of systolic<br>array architecture for 3DDWT<br>optimizing speed and power | Slices: 6059/<br>13696 FFs:<br>5222/27392LUTs:<br>8025/27392 | 160.051<br>Mhz | FPGA | Less area and power consumption. | It has maximum delay | | Akshay <i>et al.</i> (2012) | Implementation Of 3D DWT with 5/3 LeGall filter for image processing | Slices: FFs:<br>LUTs: | 85.6<br>Mhz | FPGA | High throughput | Size of the memory is increased | | Manjunatha (2016) | Lossless image compression using enhanced wavelet transform. | Slices: 492/<br>63168 FFs:371/<br>126336LUTs;<br>942/126336 | 357.500<br>Mhz | FPGA | Less memory requirement and fast computation in processing | High latency | | Karthikeyan <i>et al.</i> (2013) | An efficient VLSI architecture for 3D DWT using lifting scheme | Slices: 1792/<br>14752 FFs:160/<br>29504 LUTs:<br>3491/29504 | 10.775<br>Mhz<br>350 MHz | FPGA | Power consumption is<br>low by avoiding<br>multiplication and<br>accumulation. | Large computation time | | Zhang <i>et al.</i> (2016) | Memory-efficient high-speed VLSI implementation of multi-level discrete wavelet transform | Slices: FFs:<br>LUTs: | (2D-<br>DWT) | FPGA | | Size of the design architecture is large | **Low frequency:** Low frequency is not essential for displaying high resolution images and the medical images like stones in the kidney, blood flowing through blood vessels and internal organs of the body. **Delay:** Due to the number of overheads in the FPGA system, the delay increase for example the required time for transmitting (upload) and receiving from reconfigurable processor is high. Less throughput: For an effective data transmission high throughput level is required. If more amount of noise occurred during the data transmission, it affects the performance of desired system. Table 1 shows the analysis of various image processing methods over 3D DWT and also it discusses about the merits and demerits of the respective methods. # CONCLUSION In image processing, 3D DWT based image compression plays a major role in reducing the size of the digital image to reduce the storage space. On the other hand, processing of images generates the image into high clarity and also it helps to obtain the beneficial data from the image. In this study, various processing and compressing techniques over the digital images are discussed. There are several 3D DWT based image processing methods discussed in this review related to image noise removal, memory efficient architecture, modified lifting scheme, medical image compression, systolic array architecture and legall filtering in image compression. The comparative study validates the different techniques and their advantages, disadvantages and performance. The main issues of 3D DWT over 3D image processing are noticed. ### RECOMMENDATIONS From the analysis, we can conclude that the memory efficient architecture, modified lifting scheme, systolic array architecture and legall filtering in image compression are more efficient to generate the image with less hardware resources, low power consumption and high throughput. ## LIMITATIONS These methods also have some constraints like more computation time and less bandwidth, high hardware resources and more energy consumption. ## REFERENCES - Ahmad, A., A. Amira, M. Guarisco, H. Rabah and Y. Berviller, 2010b. Efficient implementation of a 3-D medical imaging compression system using CAVLC. Proceedings of the 2010 17th IEEE International Conference on Image Processing (ICIP), September 26-29, 2010, IEEE, Hong Kong, China, ISBN:978-1-4244-7992-4, pp: 3773-3776. - Ahmad, A., B. Krill, A. Amira and H. Rabah, 2010a. Efficient architectures for 3D HWT using dynamic partial reconfiguration. J. Syst. Archit., 56: 305-316. - Akshay, N., B. Satish and B.L. Raju, 2012. Implementation Of 3D DWT With 5/3 LeGall filter for image processing. Intl. J. Comput. Sci. Eng., 4: 729-734. - Biswas, R., S.R. Malreddy and S. Banerjee, 2017. A high precision-low area unified architecture for lossy and lossless 3D multi-level discrete wavelet transform. IEEE. Trans. Circuits Syst. Video Technol., 1: 1-1. - Chandrasekhar, C. and S.N. Reddy, 2012. FPGA implementation of systolic array architecture for 3D-DWT optimizing speed and power. IOSR. J. Eng., 2: 39-50. - Darji, A., S. Shukla, S.N. Merchant and A.N. Chandorkar, 2014. Hardware efficient VLSI architecture for 3-D discrete wavelet transform. Proceedings of the VLSI Design 2014 13th and 27th International Conference on Embedded Systems, January 5-9, 2014, IEEE, Mumbai, India, ISBN:978-1-4799-2513-1, pp. 348-352. - Das, A., A. Hazra and S. Banerjee, 2010. An efficient architecture for 3-D discrete wavelet transform. IEEE Trans. Circuits Syst. Video Technol., 20: 286-296. - Hegde, G. and P. Vaya, 2011. An efficient distributive arithmetic based 3-Dimensional discrete wavelet transform for video processing. Proceedings of the 2011 International Conference on Process Automation, Control and Computing (PACC), July 20-22, 2011, IEEE, Coimbatore, India, ISBN:978-1-61284-764-1, pp. 1-6. - Huang, Q., Y. Wang and S. Chang, 2011. High-performance FPGA implementation of discrete wavelet transform for image processing. Proceedings of the 2011 Symposium on Photonics and Optoelectronics (SOPO), May 16-18, 2011, IEEE, Wuhan, China, ISBN:978-1-4244-6554-5, pp: 1-4. - Ja'afar, N.H., A. Ahmad and A. Amira, 2013. Distributed arithmetic architecture of Discrete Wavelet Transform (DWT) with hybrid method. Proceedings of the 2013 IEEE 20th International Conference on Electronics, Circuits and Systems (ICECS), December 8-11, 2013, IEEE, Abu Dhabi, United Arab Emirates, ISBN:978-1-4799-2452-3, pp: 501-507. - Jarrah, A. and M.M. Jamali, 2014. Optimized FPGA based implementation of discrete wavelet transform. Proceedings of the 2014 48th International Asilomar Conference on Signals, Systems and Computers, November 2-5, 2014, IEEE, Pacific Grove, California, USA., ISBN:978-1-4799-8297-4, pp: 1839-1842. - Karthikeyan, A., P. Saranya and N. Jayashree, 2013. An efficient VLSI architecture for 3D DWT using lifting scheme. Intl. J. Eng. Sci. Innovative Technol., 2: 292-298. - Kumar, C.A., B.K. Madhavi and K. Lalkishore, 2016. Pipeline and parallel processor architecture for fast computation of 3D-DWT using modified lifting scheme. Proceedings of the International Conference on Wireless Communications, Signal Processing and Networking (WiSPNET), March 23-25, 2016, IEEE, Chennai, India, ISBN:978-1-4673-9338-6, pp: 2123-2128. - Li, J., W. Du, Y. Bai and Y.W. Chen, 2011. Robust multiple watermarks for volume data based on 3D-DWT and 3D-DFT. Proceedings of the 2011 International Conference on Electronics, Communications and Control (ICECC), September 9-11, 2011, IEEE, Ningbo, China, ISBN:978-1-4577-0320-1, pp. 446-450. - Manjunatha, V., 2016. Lossless image compression using enhanced wavelet transform. Intl. J. Res. Comput. Appl. Rob., 4: 25-31. - Mittal, S., S. Gupta and S. Dasgupta, 2008. FPGA: An efficient and promising platform for real-time image processing applications. Proceedings of the International Conference on Research and Development in Hardware Systems (CSI-RDHS'08), June 20-21, 2008, Computer Society of India, Kolkata, India, pp. 1-4. - Mohanty, B.K. and P.K. Meher, 2011. Memory-efficient architecture for 3-D DWT using overlapped grouping of frames. IEEE. Trans. Signal Process., 59: 5605-5616. - Muharam, A. and A. Ahmad, 2014. FPGA-based architecture of 3-D HWT using Distributed Arithmetic (DA). Proceedings of the 2014 IEEE International Conference on Biomedical Engineering and Sciences (IECBES), December 8-10, 2014, IEEE, Kuala Lumpur, Malaysia, ISBN:978-1-4799-4084-4, pp: 265-270. - Muniraj, C.M.D.N., 2016. Modified distributive arithmetic algorithm based 3D DWT processor with parallelism operation of 1D-DWT. Intl. J. Adv. Eng. Technol., 7: 793-798. - Pandey, V. and S. Behal, 2015. Design and synthesis of 3D discrete wavelet transform architecture for real time application. Intl. J. Eng. Tech. Res., 3: 422-425. - Papadhopulli, I. and B. Cico, 2013. Implementation in FPGA of 3D discrete wavelet transform for imaging noise removal. Proceedings of the International Conference on ICT Innovations, September 12-15, 2012, Springer, Berlin, Germany, ISBN:978-3-642-37168-4, pp: 363-372. - Prakash, V.A.M. and K.S. Gurumurthy, 2012. VLSI architecture for low power variable length encoding and decoding for image processing applications. Intl. J. Adv. Eng. Technol., 2: 105-120. - Rivera-Juarico, E.A., J.M. Ramirez-Cortes, V. Alarcon-Aquino and J. Escamilla-Ambrosio, 2012. Design and implementation of the discrete wavelet transform on an FPGA platform to process data sets of up to three dimensions. Proceedings of the 2012 22nd International Conference on Electrical Communications and Computers (CONIELECOMP), February 27-29, 2012, IEEE, Cholula, Puebla, Mexico, ISBN:978-1-4577-1325-5, pp: 333-338. - Roopa, M., G. Baswaraj, P. Suman and MB. Vivekanand, 2016. Design of enhanced 3D-DWT for image transformation. Intl. J. Res. Appl. Sci. Eng. Technol., 4: 1-4. - Vakili, S. and M. Khalili, 2015. A joint 3D DWT and SPIHT based algorithm for 3D MRI image compression. Proceedings of the 5th International Conference on Computer and Knowledge Engineering (ICCKE'15), October 29, 2015, IEEE, Mashhad, Iran, ISBN:978-1-4673-9281-5, pp: 36-41. - Venkateshappa, P.H. Sunitha and C.P.P. Raj, 2016. An efficient VLSI architecture of 1D/2D and 3D for DWT based image compression and decompression using a lifting scheme. IOSR J. VLSI Signal Process., 6: 1-9. - Vijayakumar, T. and S. Ramachandran, 2013. FPGA approach for lossless compression of medical images using three-dimensional wavelet transform. Intl. J. Eng. Sci. Comput., 2: 1-9. - Zhang, Y., H. Cao, H. Jiang and B. Li, 2016. Memory-efficient high-speed VLSI implementation of multi-level discrete wavelet transform. J. Visual Commun. Image Represent., 38: 297-306.