TY - JOUR T1 - FPGA Based Adaptive Resource Efficient Error Control Methodology for Network on Chip AU - Deivakani, M. AU - Shanthi, D. JO - Research Journal of Applied Sciences VL - 9 IS - 1 SP - 48 EP - 52 PY - 2014 DA - 2001/08/19 SN - 1815-932x DO - rjasci.2014.48.52 UR - https://makhillpublications.co/view-article.php?doi=rjasci.2014.48.52 KW - Error control KW -cipher KW -data link KW -residual packet KW -interleaving AB - This research work proposes resource efficient and secured network on chip router using error control schemes. The proposed method combines the Cipher block encryption based parallel crossbar methodologies of the NoC data link and network layers to efficiently gives error control strength in variable network topology conditions. The proposed method significantly minimizes hardware utilization when compared to other earlier research. This can be achieved by implementing parallel cross bar architecture with Cipher block based ECC Coding Method in NoC. The proposed system uses Modelsim Software for simulation purposes and Xilinx Project Navigator for synthesis purposes. ER -